## ECEN 350 - Equation Sheet 2 (12/27/2024)

**BJT Cutoff Region:** The Base-Emitter junction is not forward biased, resulting in the transistor behaving like an open switch between the Collector and Emitter.

 $2^{rd}$  Approximation of a BJT in the Active Region

BJT Active Region: The Base-Emitter junction is forward biased, with the Collector-Base Junction not forward biased, resulting in the transistor approximating a dependent current source with  $I_C=\beta I_B.$  The active region is the desired operating region for transistor amplifiers.



**BJT Saturation Region:** BJT saturation occurs when the Base-Emitter junction is forward biased, with the Collector-Base junction also slightly forward biased. BJT saturation, implies that  $V_{CE} \le 0.3 \text{ V}$  for an npn BJT and  $V_{EC} \le 0.3 \text{ V}$  for a pnp BJT. The  $1^{st}$  approximation for BJT saturation is a closed switch between Collector and Emitter.

For a BJT in the active region:

$$\begin{split} \alpha &\triangleq \ I_C/I_E. \, \beta \triangleq I_C/I_B. \\ I_C &= \beta I_B. \ I_E = \ I_C + I_B \approx I_C. \end{split}$$



Good coupling:  $X_C < 0.1R$ , where R is the equivalent input or output resistance, with  $X_C = 1/2\pi fC$ .

Good bypassing:  $X_C < 0.1R$ , where R is the equivalent resistance of the parallel element to short out for ac signals.

$$\label{eq:Small-Signal Analysis: i_c = beta_b, i_e = beta_b, r'_e = \frac{25 \text{ mV}}{I_E}.}$$



$$V_{\text{BE}} \text{ Current Limit: } I_{\text{limit}} = \frac{0.66 \text{ V}}{R_{\text{cl}}}.$$

Darlington Configuration:  $I_{B2} \approx I_{E2}/\beta_2$ .  $I_{B1} \approx I_{E1}/\beta_1$ .  $\beta_{total} = \beta_1\beta_2$ .













CMOS Dynamic Power Dissipation:  $P_{Dynamic} = C_{Load} N_{SW} V_{DD}^2 f$ , where  $V_{DD}$  is the supply Voltage, Nsw is the number of nodes switching and f is the switching frequency. Sizing CMOS Digital Logic:  $W_p = \frac{\mu_n}{\mu_p} W_n$ , where  $\mu$  is mobility,  $W_n$  is the relative width of the n-channel transistor and  $W_p$  is the relative width of the p-channel transistor.